## **UNIVERSITY OF RUHUNA** ## Faculty of Engineering End-Semester 6 Examination in Engineering: January 2022 Module Number: EE6304 Module Name: Embedded System Design ## [Three Hours] [Answer all questions, each question carries 10 marks] Q1 a) i) Design steps of an embedded system can be listed as - 1. Requirements and specifications of hardware and software - 2. Define architectures of hardware and software - 3. Coding and implementation as per architecture, - Testing, validation and verification of system. Draw a flow chart to show how these steps are being used. [1 Mark] ii) In embedded systems, the design should support hassle free/efficient methods for testing and validation. Briefly explain the above statement. [2 Marks] b) i) State the meaning of a real-time requirement with respect to an embedded system. [1 Mark] ii) State one requirement each for functional requirements and quality requirements of an embedded system. [1 Mark] i) List three key components of a microcontroller. [1 Mark] ii) State the main difference between the platform and architecture. [1 Mark] iii) Using a figure, illustrate the relationship between the main program, an interrupt service routine, and the interrupt vector. [1 Mark] d) Briefly explain how you would assist resource sharing using a semaphore. [2 Marks] Q2 a) Consider the assembly code written to control a set of LEDs using a push button shown in Figure Q2.1. It is targeted for a PIC16F877A microcontroller and is written using MPLAB-X IDE V5.15. Note: Required register summary and Assembly instruction summary are given in Figure Q2.2 and Figure Q2.3, respectively. i) Identify the addresses of the registers accessed in line 20 and line 23 [1 Mark] ii) Identify the possible functionalities of line 20 and line 21. [1 Mark] iii) Line 23 sets the interrupt to trigger at the rising edge of the input to the external interrupt pin. Identify the functionality of the code written inside the ISR. [1 Mark] iv) Identify the functionality of line 2. [1 Mark] v) When you run this program in the debug mode, you may not see if the program is running even if it is running properly. State a technique you can adopt to identify if the program is running. [1 Mark] vi) State in point form what you would do if you are to test the functionality of the interrupt before uploading the compiled code to the microcontroller. [2 Marks] b) i) Identify the property of Atmega328P microcontroller which allows you to program it using Atmel Studio and a USB cable. [1 Mark] ii) Identify the important functionality/feature that should be turned off when sending a microcontroller to the debug mode. [1 Mark] iii) State an advantage of using an IDE than using a simple text editor to program microcontrollers. [1 Mark] - Q3 a) You are required to write a C program to drive a stepper motor. Figure Q3 gives the code for stepperMotor.c file written for this purpose. The Motor structure consist of four integer variables. - 1. phaseA and phaseB corresponding to two phases of the stepper motor. - 2. currentStepIndex is to store the index of the step that you currently execute. - 3. nextStepTime is to set the time at which next step should occur. Following two functions are written in a different C file which you can access by prototyping as given in line 10 and line 12. You can call these functions by their name in you code. - 1. getTime() is to get the current time as an integer. - 2. driveMotor() takes an input parameter of type struct Motor and set values to the corresponding pins of the motor. The initMotor() function receives a pointer (by reference) to a parameter of type struct Motor and it initializes all motor attributes inside its body. Answer part (i) to (vii) in Figure Q3 itself and attach it to the answer script. i) Suppose that a parameter of type struct Motor is passed by reference (as a pointer) into the generateNextPattern() function. Complete the function prototype in line 16. [1 Mark] ii) Suppose that a the pointer used inside generateNextPattern() function is named as this\_motor. Complete the function definition given in line 39. [1 Mark] - iii) Complete line 24 to implement reading the current time into the variable curent Time. [1 Mark] - iv) Suppose that we can execute what is inside the 'if' condition in line 25 only when current time is greater than the time to set the next step (nextStepTime). Complete line 25 to implement this condition. [1 Mark] v) Complete line 27 to call the function to set required pins to drive the motor. [1 Mark] vi) After each step, two phases of the stepper motor has to be inverted (i.e. one to zero and zero to one). Complete line 40 and line 41 to update the two phases of the motor. [1 Mark] vii) Update the time for next step and step index using line 42 and line 43. [1 Mark] - b) Consider a microcontroller running at 16 Mhz consisting of an 8-bit and 16-bit timers each having the prescalar values 1, 8, 64, 256, and 1024. - i) Suppose that you need to set a time interval between 1 second and 4 seconds. Identify the timer and the prescalar to be used in order to implement this time interval. Note: Show the steps and calculation used for your selection. [2 Marks] ii) Out of the overflow and compare modes, select the mode would you select to generate this timer interrupt. [1 Mark] - Q4 Suppose that you are taking part in a project to implement a vehicle fleet monitoring system. The device you are supposed to design should satisfy following requirements. - 1. Obtain the GPS location every few seconds. - 2. Send number of GPS locations at once to a central server at constant intervals. - 3. Manually adjust the interval between successive GPS locations and successive transmissions to the server. - 4. Display the time interval between successive GPS locations and successive transmissions to the server. Further, you are requested to use an Atmel 328P microcontroller to implement the device. a) i) Draw a block diagram to implement the given device. [1 Mark] ii) Draw a flow chart to implement the given functionalities. [2 Marks] iii) Identify the components/modules to be used for each block. [1 Mark] iv) If the GPS module is to be connected via UART, identify the interfaces to be used for each of the other components/modules. [1 Mark b) Suppose that you are asked to implement the 3<sup>rd</sup> requirement using a different technique than what you have given in (a). State in point form, how you would implement it. [2 Marks] c) i) Suppose that you are to take a digital input from a particular port. Using a figure, show how you would connect an input which is low when it is active and floating when it is inactive. [1 Mark] ii) Suppose that you are required to use a push button to implement a 'sleep button', which you need to push for a certain duration to activate. Explain in point form how you would implement this functionality. Note: you may have to focus on the input type, the implementation logic, etc. [2 Mark] ; LEDS CONTROLLED BY SWITCH #INCLUDE <P16F877A.INC> RES VECT CODE 0x0000COTO START INT VECT CODE 0x0004 COTO ISR MAIN\_PROG CODE START BSF STATUS, RPO CLRF TRISB CLRF TRISD BSF TRISB, 0 BCF STATUS, RPO CLRF INTCOM BSF INTCOM, INTE BSF INTCOM, GIE BSF STATUS, RPG BSF OPTION\_REG, INTEDG BCF STATUS, RPO CLRF PORTS CLRF PORTD BSP PORTB, 1 LOOP GOTO LOOP ISR CLRW INCF PORTD BCF INTCOM, INTE RETFIE END Figure Q2.1 | | Address | | ddress | | Address | | Address | |-------------------------------|----------------|-------------------|--------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | Indirect addr. <sup>(*)</sup> | oon | Indirect addr.(*) | 80b | Indirect addr.(*) | 160h | Indirect addr.(*) | 180h | | TMRO | 01h | OPTION REG | 81h | TMRO | 101h | OPTION REG | 181h | | PCL | 02h | PCL | 82h | PCL | 102h | PCL | 182h | | STATUS | 03h | STATUS | 83h | STATUS | 103h | STATUS | 183h | | FSR | 04h | FSR | 84h | FSR | 104h | FSR | 184h | | PORTA | 05h | TRISA | 85h | 10.80 | 105h | Congress of the th | 185h | | PORTS | 06h | TRISB | 86h | PORTB | 106h | TRISB | 186h | | PORTC | 07h | TRISC | 87h | a distant | 107h | (P. 2. 14 %) (13 ) | 187h | | PORTO <sup>(1)</sup> | 08h | TRISO(1) | 88h | WAREST STREET | 108h | - 1 ( <b>3</b> (1 - 1 ) (2 ) | 188h | | PORTE(1) | 09h | TRISE(1) | 89h | 7. | 109h | | 1 <b>8</b> 9h | | PCLATH | 0Ah | PCLATH | 8Ah | PCLATH | 10Ah | PCLATH | 18Ah | | INTCON | 08h | INTCON | 88h | INTCON | 108h | INTCON | 188h | | PIR1 | 0Ch | PIE1 | 8Ch | EEDATA | 10Ch | EECON1 | 18Ch | | PIR2 | 0Dh | PIE2 | 8Dh | EEADR | 10Dh | EECON2 | 180h | | TMR1L | 0Eh | PCON | 8Eh | EEDATH | 10Eh | Reserved | 18Eh | | TMR1H | OFh | | 8Fh | EEADRH | 10Fh | Teleficite. | 18Fh | | TICON | 10h | | 90h | | 110h | | 190h | | TMR2 | 11h | SSPCON2 | 91h | | 111h | | 191h | | T2CON | 12h | PR2 | 92h | | 112h | | 192h | | SSPBUF | 13h | SSPADD | 93h | : | 113h | | 193h | | SSPCON | 14h | SSPSTAT | 94h | | 114h | | 194h | | CCPR1L | 15h | | 95h | 1 | 115h | | 195h | | CCPR1H | 16h | SACAR MARK | 96h | | 116h | | 196h | | CCP1CON | 17h | 7.500 (30.7%) | 97h | General | 117h | General | 197h | | RCSTA | 18h | TXSTA | 98h | Purpose<br>Register | 118h | Purpose<br>Register | 198h | | TXREG | 19h | SPBRG | 99h | 16 Bytes | 119h | 16 Bytes | 199h | | RCREG | İAh | 1725 W. W. E. (1) | 9Ah | | 11Ah | | 19Ah | | CCPR2L | 1Bh | | 98h | | 11Bh | | 198h | | CCPR2H | 1Ch | CMCON | 9Ch | | 11Ch | | 19Ch | | CCP2CON | 10h | CVRCON | 90h | , | 11Dh | | 19Dh | | ADRESH | 1Eh | ADRESL | 9Eh | | 11Eh | | 19Eh | | ADCON0 | 1Fh | ADCON1 | 9Fh | | 11Fh | | 19Fh | | | 20h | | AOh | | 120h | | 1A0h | | | | General | 71011 | General | | General | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | Purpose | | Purpose | | Purpose | | | General<br>Purpose | 1 | Register | | Register | | Register | | | Register | | 80 Sytes | | 80 Bytes | | 80 Byles | | | 96 Bytes | | | EFh | | 16Fh | | 1EFh | | | | accesses | F0h | accesses | 170h | accesses | 1F0h | | | 7Fh | 70h-7Fh | cer | 70h-7Fh | 17Fh | 70h - 7Fh | 1FFh | | Bank 0 | <b>→ 151</b> 1 | Bank 1 | FFh | Bank 2 | i (FES | Bank 3 | 166 | Figure Q2.2: Register Banks for PIC16F877A TABLE 2-1: SPECIAL FUNCTION REGISTER SUMMARY | Address | | 8k 7 | Bit 6 | Bit \$ | Bit 4 | 8H 3 | 8H 2 | 881 | Bat 0 | | ue on:<br>R, BOR | | |-----------------------------|-------------|-----------------------------------------------------------------------------------------------|--------------|------------|---------------|--------------|----------------|---------------------|--------------------------------------------------|--------------------------------------------------|------------------|--------------------| | Bank (<br>00h(1) | <del></del> | 1 | | | | | | | | | | | | <del></del> | INDF | Addressing this location uses contents of FSR to address data memory (not a physical register | | | | | | | | 0000 | 0000 | 31, 150 | | 01h<br>02h <sup>(2)</sup> . | TMRO | IsmerU Module Register | | | | | | | | | C XXX | <del> </del> - | | <del>-</del> | PCL | Program Counter (PC) Least Significant Byte | | | | | | | | 000 | 0000 | + | | 03h <sup>(3)</sup> | STATUS | RP | RP1 | RP0 | TO | PD | Z | DC | C | 0001 | lxxx | + | | 04h <sup>(3)</sup> | FSR | Indirect Do | da Memory | Address Po | ointer . | | | <del></del> | <u>-I </u> | +- | ( XXXX | + | | 05h | PORTA | PORTA Data Latch when written: PORTA pins when read | | | | | | <del> </del> | 0000 | <del> </del> | | | | 06h | PORTB | PORTB Data Latch when written: PORTB pins when read | | | | | | | + | XXXX | <del></del> - | | | 07h | PORTC | PORTC Data Latch when written: PORTC pins when read | | | | | | | <del> </del> | XXXX | <del> </del> | | | nahiri) | PORTD | PORTD Data Latch when written: PORTD pins when read | | | | | | | <del> </del> | XXXX | <del></del> | | | 19h(4) | PORTE | | | | - E | 1 22 | RE2 | REI | REO | **** | -XOCX | <del> </del> | | )Ah(1,3) | PCLATH | 4.74 | | 5.40 | Write Bulle | for the uppe | r 5 bits of th | | | | 0000 | <del> </del> | | 18h(3) | INTOON | GIE | PEIE | TMFROTE | INTE | RBIE | TMROIF | INTF | RBIF | <del> </del> | | 771 - 74 | | )Ch | PIR1 | PSPIF(3) | ADIF | RCIF | TXIF | SSPIF | CCP1/F | TMR2F | TMR1F | <del> </del> | 0000<br>0000 | | | lOh | PIR2 | | CMF | | EEIF | BCLIF | 7/2 X 0 9/ | CONTROL DESCRIPTION | | | <del></del> | 26, 150 | | )Eh | TMR1L | Holding Register for the Least Significant Byte of the 16-bit TMR1 Register | | | | | | | | <b>Q</b> 0 | 28, 150 | | | )Fh | TMRIH | Holding Register for the Most Significant Byte of the 16-bit TMR1 Register | | | | | | | | <del></del> | XXXX | 60, 150 | | Oh | TICON | 10.00 | 4/2/ | T1CKPS1 | | <del></del> | | | | <del> </del> | XXXX | 60, 150 | | 1h | TMR2 | TICKPS1 TICKPS0 TIOSCEN TISYNC TMR1CS TMR1ON Timer2 Module Register | | | | | | | | 0000 | 57, 150 | | | 2h | T2CON | 500 C. SERRING PROPERTY. | | TOUTP82 | TOUTPS1 | TOUTPSO | 70.15000. | | | | 0000 | 62, 150 | | 3h | SSPBUF | | | | Sulfer/Transi | | TMR20N | T2CKPS1 | T2CKPS0 | -000 | 0000 | 61, 150 | | 4h | SSPCON | WCOL | SSPOV | SSPEN | CKP | SSPM3 | SSPM2 | SSPM1 | SSPMO | | 0000 | 79, 150<br>82, 82, | | 5h | CCPR1L | Capture/Compare/PWM Register 1 (LSB) | | | | | | | | | 150 | | | 6h | ČĆPR1H | Capture/Compare/PWM Register 1 (MSB) | | | | | | XXXX | XXXX | 63, 150 | | | | 7h | CCP1CON | | | CCP1X | CCP1Y | CCP1M3 | CCP1M2 | | **** | XXXX | _ | 83, 150 | | | RCSTA | SPEN | RX9 | SREN | ÇRÊN | ADDEN | | CCP1M1 | | | | 64, 150 | | 9h | TXREG | USART Tra | | | ONCH | ALAUCH | FERR | ÖERR | RX9D | | | 112, 150 | | | RCREG | USART Rec | | | | | | | | | | 118, 150 | | | CCPRZL | | | | // em | | | | | | | 118, 150 | | | CCPR2H | Capture/Compare/PWM Register 2 (LSB) Capture/Compare/PWM Register 2 (MSB) | | | | | | | | XXXX | XXXX | 63, 150 | | | CCP2CON | PACTOR OF THE PROPERTY OF | THE BIT TO | | | | | <del> </del> | | XXXX | XXXX | 63, 150 | | | ADRESH | | Recister Hir | CCP2X | CCP2Y | CCP2M3 | CCP2M2 | CCP2M1 | CCP2M0 | 00 | 0000 | 64, 150 | Figure Q2.3: Special Function Register Summary for PIC16F877A